Invention Publication
- Patent Title: DIE INTERCONNECT SUBSTRATES, A SEMICONDUCTOR DEVICE AND A METHOD FOR FORMING A DIE INTERCONNECT SUBSTRATE
-
Application No.: US18385167Application Date: 2023-10-30
-
Publication No.: US20240063173A1Publication Date: 2024-02-22
- Inventor: Rahul JAIN , Ji Yong PARK , Kyu Oh LEE
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Main IPC: H01L23/00
- IPC: H01L23/00 ; H01L25/00 ; H01L23/538 ; H01L25/065

Abstract:
Examples relate to a die interconnect substrate comprising a bridge die comprising at least one bridge interconnect connecting a first bridge die pad of the bridge die to a second bridge die pad of the bridge die. The die interconnect substrate further comprises a substrate structure comprising a substrate interconnect electrically insulated from the bridge die, wherein the bridge die is embedded in the substrate structure. The die interconnect substrate further comprises a first interface structure for attaching a semiconductor die to the substrate structure, wherein the first interface structure is connected to the first bridge die pad. The die interconnect substrate further comprises a second interface structure for attaching a semiconductor die to the substrate structure, wherein the second interface structure is connected to the substrate interconnect. A surface of the first interface structure and a surface of the second interface structure are at the same height.
Public/Granted literature
- US12224264B2 Die interconnect substrates, a semiconductor device and a method for forming a die interconnect substrate Public/Granted day:2025-02-11
Information query
IPC分类: