Invention Publication
- Patent Title: BASE PLUS OFFSET ADDRESSING FOR LOAD/STORE MESSAGES
-
Application No.: US17949904Application Date: 2022-09-21
-
Publication No.: US20240095038A1Publication Date: 2024-03-21
- Inventor: John Wiegert , Joydeep Ray , Timothy Bauer , James Valerio
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Main IPC: G06F15/78
- IPC: G06F15/78 ; G06F9/30

Abstract:
Embodiments described herein provide a technique to decompose 64-bit per-lane virtual addresses to access a plurality of data elements on behalf of a multi-lane parallel processing execution resource of a graphics or compute accelerator. The 64-bit per-lane addresses are decomposed into a base address and a plurality of per-lane offsets for transmission to memory access circuitry. The memory access circuitry then combines the base address and the per-lane offsets to reconstruct the per-lane addresses.
Public/Granted literature
- US12014183B2 Base plus offset addressing for load/store messages Public/Granted day:2024-06-18
Information query