Invention Publication
- Patent Title: FREQUENCY SCALING FOR PER-CORE ACCELERATOR ASSIGNMENTS
-
Application No.: US18369082Application Date: 2023-09-15
-
Publication No.: US20240111531A1Publication Date: 2024-04-04
- Inventor: Stephen T. PALERMO , Srihari MAKINENI , Shubha BOMMALINGAIAHNAPALLYA , Neelam CHANDWANI , Rany T. ELSAYED , Udayan MUKHERJEE , Lokpraveen MOSUR , Adwait PURANDARE
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Main IPC: G06F9/30
- IPC: G06F9/30 ; G06F9/38

Abstract:
Methods for frequency scaling for per-core accelerator assignments and associated apparatus. A processor includes a CPU (central processing unit) having multiple cores that can be selectively configured to support frequency scaling and instruction extensions. Under this approach, some cores can be configured to support a selective set of AVX instructions (such as AVX3/5G-ISA instructions) and/or AMX instructions, while other cores are configured to not support these AVX/AMX instructions. In one aspect, the selective AVX/AMX instructions are implemented in one or more ISA extension units that are separate from the main processor core (or otherwise comprises a separate block of circuitry in a processor core) that can be selectively enabled or disabled. This enables cores having the separate unit(s) disabled to consume less power and/or operate at higher frequencies, while supporting the selective AVX/AMX instructions using other cores. These capabilities enhance performance and provides flexibility to handle a variety of applications requiring use of advanced AVX/AMX instructions to support accelerated workloads.
Public/Granted literature
- US12248783B2 Frequency scaling for per-core accelerator assignments Public/Granted day:2025-03-11
Information query