Invention Grant
- Patent Title: Closed-grid bus architecture for wafer interconnect structure
- Patent Title (中): 晶圆互连结构的闭路总线架构
-
Application No.: US10406669Application Date: 2003-04-02
-
Publication No.: US06784677B2Publication Date: 2004-08-31
- Inventor: Charles A. Miller , John Matthew Long
- Applicant: Charles A. Miller , John Matthew Long
- Main IPC: G01R1073
- IPC: G01R1073

Abstract:
An interconnect structure employs a closed-grid bus to link an integrated circuit tester channel to an array of input/output (I/O) pads on a semiconductor wafer so that the tester channel can concurrently communicate with all of the I/O pads. The interconnect structure includes a circuit board implementing an array of bus nodes, each corresponding to a separate one of the I/O pads. The circuit board includes at least two layers. Traces mounted on a first layer form a set of first daisy-chain buses, each linking all bus nodes of a separate row of the bus node array. Traces mounted on a second circuit board layer form a set of second daisy-chain buses, each linking all bus nodes of a separate column of the bus node array. Vias and other circuit board interconnect ends of the first and second daisy-chain buses so that they form the closed-grid bus. Each bus node is connected though a separate isolation resistor to a separate contact pad mounted on a surface of the circuit board. A set of spring contacts or probes link each contact pad to a separate one of the I/O pads on the wafer.
Public/Granted literature
- US20030169061A1 Closed-grid bus architecture for wafer interconnect structure Public/Granted day:2003-09-11
Information query