Invention Grant
- Patent Title: Semiconductor memory device having replica circuit
- Patent Title (中): 具有复制电路的半导体存储器件
-
Application No.: US11945830Application Date: 2007-11-27
-
Publication No.: US07646657B2Publication Date: 2010-01-12
- Inventor: Kimimasa Imai
- Applicant: Kimimasa Imai
- Applicant Address: JP Tokyo
- Assignee: Kabushiki Kaisha Toshiba
- Current Assignee: Kabushiki Kaisha Toshiba
- Current Assignee Address: JP Tokyo
- Agency: Turocy & Watson, LLP
- Priority: JP2006-320352 20061128
- Main IPC: G11C7/02
- IPC: G11C7/02

Abstract:
A semiconductor memory device includes a memory cell array, word line, row decoder, bit line, sense amplifier, dummy cell array, dummy bit line, sense amplifier activation circuit, and signal interconnection. The word line is connected to memory cells arrayed in the column direction. The row decoder is connected to the word line. The bit line is connected to memory cells arrayed in the row direction. The sense amplifier is connected to the bit line. Dummy cells are arrayed in the row direction between the row decoder and the memory cell array. The dummy bit line is connected to the dummy cells. The sense amplifier activation circuit transmits a sense start signal for setting a sense start timing to the sense amplifier through the signal interconnection. In this arrangement, the signal delay of the word line is set to be equal to that of the signal interconnection.
Public/Granted literature
- US20080123387A1 SEMICONDUCTOR MEMORY DEVICE HAVING REPLICA CIRCUIT Public/Granted day:2008-05-29
Information query