Invention Grant
US07646667B2 Flash EEprom system with simultaneous multiple data sector programming and storage of physical block characteristics in other designated blocks
有权
闪存EEprom系统,具有同时多个数据扇区编程和存储其他指定块中的物理块特性
- Patent Title: Flash EEprom system with simultaneous multiple data sector programming and storage of physical block characteristics in other designated blocks
- Patent Title (中): 闪存EEprom系统,具有同时多个数据扇区编程和存储其他指定块中的物理块特性
-
Application No.: US12403014Application Date: 2009-03-12
-
Publication No.: US07646667B2Publication Date: 2010-01-12
- Inventor: Kevin M. Conley , John S. Mangan , Jeffrey G. Craig
- Applicant: Kevin M. Conley , John S. Mangan , Jeffrey G. Craig
- Applicant Address: US CA Milpitas
- Assignee: SanDisk Corporation
- Current Assignee: SanDisk Corporation
- Current Assignee Address: US CA Milpitas
- Agency: Davis Wright Tremaine LLP
- Main IPC: G11C8/00
- IPC: G11C8/00

Abstract:
A non-volatile memory system is formed of floating gate memory cells arranged in blocks as the smallest unit of memory cells that are erasable together. The system includes a number of features that may be implemented individually or in various cooperative combinations. One feature is the storage in separate blocks of the characteristics of a large number of blocks of cells in which user data is stored. These characteristics for user data blocks being accessed may, during operation of the memory system by its controller, be stored in a random access memory for ease of access and updating. According to another feature, multiple sectors of user data are stored at one time by alternately streaming chunks of data from the sectors to multiple memory blocks. Bytes of data in the stream may be shifted to avoid defective locations in the memory such as bad columns. Error correction codes may also be generated from the streaming data with a single generation circuit for the multiple sectors of data. The stream of data may further be transformed in order to tend to even out the wear among the blocks of memory. Yet another feature, for memory systems having multiple memory integrated circuit chips, provides a single system record that includes the capacity of each of the chips and assigned contiguous logical address ranges of user data blocks within the chips which the memory controller accesses when addressing a block, making it easier to manufacture a memory system with memory chips having different capacities. A typical form of the memory system is as a card that is removably connectable with a host system but may alternatively be implemented in a memory embedded in a host system. The memory cells may be operated with multiple states in order to store more than one bit of data per cell.
Public/Granted literature
Information query