Invention Grant
- Patent Title: Method and an integrated circuit for performing a test
- Patent Title (中): 方法和用于执行测试的集成电路
-
Application No.: US11563702Application Date: 2006-11-28
-
Publication No.: US07650554B2Publication Date: 2010-01-19
- Inventor: Gottfried Goldrian , Otto Andreas Torreiter , Dieter Wendel
- Applicant: Gottfried Goldrian , Otto Andreas Torreiter , Dieter Wendel
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agent Steven Chiu
- Priority: EP05111481 20051130
- Main IPC: G01R31/28
- IPC: G01R31/28 ; G11C29/00

Abstract:
A method for performing a test of a high-speed integrated circuit with at least one functional unit and built-in self-test features by a low-speed test system. The method comprises the steps of transforming an external clock signal from the test system into a faster internal clock signal within the integrated circuit, generating a test pattern according to a predetermined scheme, and applying the test pattern to the functional unit, comparing a response from the functional unit with an expected test pattern. If the response differs from the expected test pattern, then an internal failure signal is generated and the internal failure signal is extended to a length, which may be recognized by the test system. Further the present invention relates to a high-speed integrated circuit with at least one functional unit and built-in self-test features.
Public/Granted literature
- US20070124637A1 Method and an integrated circuit for performing a test Public/Granted day:2007-05-31
Information query