Invention Grant
- Patent Title: Delay locked loop circuit
- Patent Title (中): 延时锁定回路电路
-
Application No.: US12193077Application Date: 2008-08-18
-
Publication No.: US07656223B2Publication Date: 2010-02-02
- Inventor: Huy Tuong Mai
- Applicant: Huy Tuong Mai
- Applicant Address: CA Ottawa, Ontario
- Assignee: MOSAID Technologies Incorporated
- Current Assignee: MOSAID Technologies Incorporated
- Current Assignee Address: CA Ottawa, Ontario
- Agency: Borden Ladner Gervais LLP
- Agent Shin Hung
- Main IPC: G05F1/10
- IPC: G05F1/10

Abstract:
The disclosure relates to phase detectors. Charge up and charge down signals that are generated by a phase detector cause i) following detection of a first edge of a reference clock signal, switching on of a switching transistor of sink current; ii) following detection of an edge of a feedback clock signal falling within less than 180 degrees from the first edge, switching on of a switching transistor of source current and switching off of the switching transistor of sink current; and iii) following detection of an edge of another reference signal at a point in time about midway between the first edge and a next similar edge of the reference clock signal has past, switching off of the switching transistor of source current while maintaining the switching transistor of sink current switched off.
Public/Granted literature
- US20080303569A1 Delay locked loop circuit Public/Granted day:2008-12-11
Information query
IPC分类: