Invention Grant
- Patent Title: Semiconductor memory device with hierarchical bit line structure
- Patent Title (中): 具有分层位线结构的半导体存储器件
-
Application No.: US12347239Application Date: 2008-12-31
-
Publication No.: US07656723B2Publication Date: 2010-02-02
- Inventor: Nam-Seog Kim , Jong-Cheol Lee , Hak-Soo Yu , Uk-Rae Cho
- Applicant: Nam-Seog Kim , Jong-Cheol Lee , Hak-Soo Yu , Uk-Rae Cho
- Applicant Address: KR Suwon-si, Gyeonggi-do
- Assignee: Samsung Electronics Co., Ltd.
- Current Assignee: Samsung Electronics Co., Ltd.
- Current Assignee Address: KR Suwon-si, Gyeonggi-do
- Agency: Volentine & Whitt, PLLC
- Priority: KR10-2005-0111566 20051122
- Main IPC: G11C7/22
- IPC: G11C7/22

Abstract:
A semiconductor memory device has a hierarchical bit line structure. The semiconductor memory device may include first and second memory cell clusters, which share the same bit line pair and are divided operationally; third and fourth memory cell clusters, which are connected respectively corresponding to word lines coupled with the first and second memory cell clusters, and which share a bit line pair different from the bit line pair and are divided operationally; and a column pass gate for switching one of bit line pairs connected with the first to fourth memory cell clusters, to a common sense amplifier, in response to a column selection signal. Whereby an operating speed decrease caused by load of peripheral circuits connected to the bit line is improved, and the number of column pass gates is reduced substantially with a reduction of chip size.
Public/Granted literature
- US20090154265A1 SEMICONDUCTOR MEMORY DEVICE WITH HIERARCHICAL BIT LINE STRUCTURE Public/Granted day:2009-06-18
Information query