Invention Grant
- Patent Title: Semiconductor memory device which compensates for delay time variations of multi-bit data
- Patent Title (中): 补偿多位数据的延迟时间变化的半导体存储器件
-
Application No.: US11790582Application Date: 2007-04-26
-
Publication No.: US07656725B2Publication Date: 2010-02-02
- Inventor: Chan-kyung Kim
- Applicant: Chan-kyung Kim
- Applicant Address: KR Suwon-si, Gyeonggi-do
- Assignee: Samsung Electronics Co., Ltd.
- Current Assignee: Samsung Electronics Co., Ltd.
- Current Assignee Address: KR Suwon-si, Gyeonggi-do
- Agency: Volentine & Whitt, PLLC
- Priority: KR2003-93176 20031218
- Main IPC: G11C7/00
- IPC: G11C7/00

Abstract:
A memory device compensates for delay time variations among multi-bit data. The device includes a first stage and a second stage of data storage units. The first stage of data storage units store first to nth data bits in response to a latch clock signal. The second stage of data storage units store the first to nth data contents output from the first stage of data storage units in response to a reference clock signal. The latch clock signal is obtained by delaying the reference clock signal. The latch clock signal includes first to nth sub latch signals. The sub latch signals are generated at different times according to propagation delay time periods of the corresponding first to nth data contents.
Public/Granted literature
- US20070201288A1 Semiconductor memory device which compensates for delay time variations of multi-bit data Public/Granted day:2007-08-30
Information query