Invention Grant
- Patent Title: Nonvolatile semiconductor storage device having a low resistance write-bit-line and a low capacitance read-bit-line pair
- Patent Title (中): 具有低电阻写位线和低电容读位线对的非易失性半导体存储器件
-
Application No.: US11968893Application Date: 2008-01-03
-
Publication No.: US07656738B2Publication Date: 2010-02-02
- Inventor: Toshimasa Namekawa
- Applicant: Toshimasa Namekawa
- Applicant Address: JP Tokyo
- Assignee: Kabushiki Kaisha Toshiba
- Current Assignee: Kabushiki Kaisha Toshiba
- Current Assignee Address: JP Tokyo
- Agency: Oblon, Spivak, McClelland, Maier & Neustadt, L.L.P.
- Priority: JP2007-001666 20070109
- Main IPC: G11C8/00
- IPC: G11C8/00

Abstract:
A memory cell array includes memory cells disposed in a matrix. A plurality of word-lines are arranged in the memory cell array to select a memory cell in a row direction. A read bit-line pair is arranged in a direction perpendicular to the word-line to read data from the memory cell. In addition, a write bit-line is arranged in a direction perpendicular to the word-line to write data to the memory cell. The read bit-line pair includes a true and a complementary read bit-line. One of the true and complementary read bit-lines is connected to the memory cell connected to an even-numbered word-line. The other one is connected to the memory cell connected to an odd-numbered word-line.
Public/Granted literature
- US20080165564A1 NON-VOLATILE SEMICONDUCTOR STORAGE DEVICE Public/Granted day:2008-07-10
Information query