Invention Grant
US07657864B2 System and method for integrated circuit device design and manufacture using optical rule checking to screen resolution enhancement techniques
有权
使用光学规则检查进行集成电路器件设计和制造的屏幕分辨率增强技术的系统和方法
- Patent Title: System and method for integrated circuit device design and manufacture using optical rule checking to screen resolution enhancement techniques
- Patent Title (中): 使用光学规则检查进行集成电路器件设计和制造的屏幕分辨率增强技术的系统和方法
-
Application No.: US11741845Application Date: 2007-04-30
-
Publication No.: US07657864B2Publication Date: 2010-02-02
- Inventor: Cyrus E. Tabery , Todd P. Lukanc , Chris Haidinyak , Luigi Capodieci , Carl P. Babcock , Hung-eil Kim , Christopher A. Spence
- Applicant: Cyrus E. Tabery , Todd P. Lukanc , Chris Haidinyak , Luigi Capodieci , Carl P. Babcock , Hung-eil Kim , Christopher A. Spence
- Applicant Address: KY Grand Cayman
- Assignee: Globalfoundries Inc.
- Current Assignee: Globalfoundries Inc.
- Current Assignee Address: KY Grand Cayman
- Agency: Ditthavong, Mori & Steiner, P.C.
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
A method of selecting a plurality of lithography process parameters for patterning a layout on a wafer includes simulating how the layout will print on the wafer for a plurality of resolution enhancement techniques (RETs), where each RET corresponds to a plurality of lithography process parameters. For each RET, the edges of structures within the simulated layout can be classified based on manufacturability. RETs that provide optimal manufacturability can be selected. In this manner, the simulation tool can be used to determine the optimal combination of scanner setup and reticle type for minimizing the variation in wafer critical dimension (CD).
Public/Granted literature
Information query