Invention Grant
- Patent Title: Ultrathin SOI CMOS devices employing differential STI liners
- Patent Title (中): 使用差分STI衬垫的超薄SOI CMOS器件
-
Application No.: US11839272Application Date: 2007-08-15
-
Publication No.: US07659583B2Publication Date: 2010-02-09
- Inventor: Zhibin Ren , Ghavam Shahidi , Dinkar V. Singh , Jeffrey W. Sleight , Xinhui Wang
- Applicant: Zhibin Ren , Ghavam Shahidi , Dinkar V. Singh , Jeffrey W. Sleight , Xinhui Wang
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: Scully, Scott, Murphy & Presser, P.C.
- Agent Vazken Alexanian
- Main IPC: H01L27/01
- IPC: H01L27/01 ; H01L27/12 ; H01L31/0392

Abstract:
An oxynitride pad layer and a masking layer are formed on an ultrathin semiconductor-on-insulator substrate containing a top semiconductor layer comprising silicon. A first portion of a shallow trench is patterned in a top semiconductor layer by lithographic masking of an NFET region and an etch, in which exposed portions of the buried insulator layer is recessed and the top semiconductor layer is undercut. A thick thermal silicon oxide liner is formed on the exposed sidewalls and bottom peripheral surfaces of a PFET active area to apply a high laterally compressive stress. A second portion of the shallow trench is formed by lithographic masking of a PFET region including the PFET active area. A thin thermal silicon oxide or no thermal silicon oxide is formed on exposed sidewalls of the NFET active area, which is subjected to a low lateral compressive stress or no lateral compressive stress.
Public/Granted literature
- US20090045462A1 ULTRATHIN SOI CMOS DEVICES EMPLOYING DIFFERENTIAL STI LINERS Public/Granted day:2009-02-19
Information query
IPC分类: