Invention Grant
US07659783B2 System and method for phase-locked loop (PLL) for high-speed memory interface (HSMI)
有权
用于高速存储器接口(HSMI)的锁相环(PLL)的系统和方法
- Patent Title: System and method for phase-locked loop (PLL) for high-speed memory interface (HSMI)
- Patent Title (中): 用于高速存储器接口(HSMI)的锁相环(PLL)的系统和方法
-
Application No.: US11778353Application Date: 2007-07-16
-
Publication No.: US07659783B2Publication Date: 2010-02-09
- Inventor: Gwo-Chung Tai
- Applicant: Gwo-Chung Tai
- Applicant Address: US CA San Jose
- Assignee: Micrel, Inc.
- Current Assignee: Micrel, Inc.
- Current Assignee Address: US CA San Jose
- Agency: Sawyer Law Group P.C.
- Main IPC: H03L7/00
- IPC: H03L7/00

Abstract:
A phase-locked loop (PLL) to provide clock generation for high-speed memory interface is presented as the innovate PLL (IPLL). The IPLL architecture is able to tolerate external long loop delay without deteriorating jitter performance. The IPLL comprises in part a common mode feedback circuit with a current mode approach, so as to minimize the effects of mismatch in charge-pump circuit, for instance. The voltage-controlled oscillator (VCO) of the IPLL is designed using a mutually interpolating technique generating a 50% duty clock output, beneficial to high-speed double data rate applications. The IPLL further comprises loop filter voltages that are directly connected to each VCO cell of the IPLL. Conventional voltage-to-current (V-I) converter between loop filter and VCO is hence not required. A tight distribution of VCO gain curves is therefore obtained for the present invention across process corners and varied temperatures.
Public/Granted literature
- US20090021310A1 SYSTEM AND METHOD FOR PHASE-LOCKED LOOP (PLL) FOR HIGH-SPEED MEMORY INTERFACE (HSMI) Public/Granted day:2009-01-22
Information query