Invention Grant
- Patent Title: Method and software for partitioned floating-point multiply-add operation
- Patent Title (中): 用于分区浮点乘法运算的方法和软件
-
Application No.: US10757851Application Date: 2004-01-16
-
Publication No.: US07660972B2Publication Date: 2010-02-09
- Inventor: Craig Hansen , John Moussouris
- Applicant: Craig Hansen , John Moussouris
- Applicant Address: US CA Sunnyvale
- Assignee: Microunity Systems Engineering, Inc
- Current Assignee: Microunity Systems Engineering, Inc
- Current Assignee Address: US CA Sunnyvale
- Agency: McDermott Will & Emery LLP
- Main IPC: G06F9/302
- IPC: G06F9/302

Abstract:
A method and software for improving the performance of processors by incorporating an execution unit operable to decode and execute single instructions specifying three registers each containing a plurality of data elements, the execution unit operable to multiply the first and second registers and add the third register to produce a catenated result containing a plurality of data elements. Additional instructions provide group floating-point subtract, add, multiply, set less, and set greater equal operations. The set less and set greater equal operations produce alternatively zero or an identity element for each element of a catenated result, the result facilitating alternative selection of individual data elements using bitwise Boolean operations and without requiring conditional branch operations.
Public/Granted literature
- US20040205324A1 Method and software for partitioned floating-point multiply-add operation Public/Granted day:2004-10-14
Information query