Invention Grant
US07661051B2 System to reduce programmable range specifications for a given target accuracy in calibrated electronic circuits 有权
系统可减少校准电子电路中给定目标精度的可编程范围规范

System to reduce programmable range specifications for a given target accuracy in calibrated electronic circuits
Abstract:
An apparatus comprising a comparator circuit, a reference circuit, a plurality of elements and a logic circuit. The comparator circuit may be configured to generate a difference signal in response to (i) a reference signal and (ii) a test signal. The reference circuit configured to generate the reference signal in response to a first control signal. The plurality of elements may each be configured to generate an intermediate test signal. One of the intermediate test signals may be presented as the test signal by activating one of the test elements, in response to a second control signal. The logic circuit may be configured to generate (i) the first control signal and (ii) the second control signal, each in response to the difference signal.
Information query
Patent Agency Ranking
0/0