Invention Grant
US07661055B2 Partial-parallel implementation of LDPC (Low Density Parity Check) decoders
失效
LDPC(低密度奇偶校验)解码器的部分并行实现
- Patent Title: Partial-parallel implementation of LDPC (Low Density Parity Check) decoders
- Patent Title (中): LDPC(低密度奇偶校验)解码器的部分并行实现
-
Application No.: US11323901Application Date: 2005-12-30
-
Publication No.: US07661055B2Publication Date: 2010-02-09
- Inventor: Tak K. Lee , Hau Thien Tran , Ba-Zhong Shen , Kelly Brian Cameron
- Applicant: Tak K. Lee , Hau Thien Tran , Ba-Zhong Shen , Kelly Brian Cameron
- Applicant Address: US CA Irvine
- Assignee: Broadcom Corporation
- Current Assignee: Broadcom Corporation
- Current Assignee Address: US CA Irvine
- Agency: Garlick Harrison & Markison
- Agent Shayne X. Short
- Main IPC: H03M13/00
- IPC: H03M13/00

Abstract:
Partial-parallel implementation of LDPC (Low Density Parity Check) decoder. A novel approach is presented by which a selected number of cycles is performed during each of bit node processing and check node processing when performing error correction decoding of an LDPC coded signal. The number of cycles of each of bit node processing and check node processing need not be the same. At least one functional block, component, portion of hardware, or calculation can be used during both of the bit node processing and check node processing thereby conserving space with an efficient use of processing resources. At a minimum, a semi-parallel approach can be performed where 2 cycles are performed during each of bit node processing and check node processing. Alternatively, more than 2 cycles can be performed for each of bit node processing and check node processing.
Public/Granted literature
- US20070127387A1 Partial-parallel implementation of LDPC (low density parity check) decoders Public/Granted day:2007-06-07
Information query
IPC分类: