Invention Grant
- Patent Title: Strained transistor integration for CMOS
- Patent Title (中): 用于CMOS的应变晶体管集成
-
Application No.: US10747321Application Date: 2003-12-23
-
Publication No.: US07662689B2Publication Date: 2010-02-16
- Inventor: Boyan Boyanov , Anand Murthy , Brian S. Doyle , Robert Chau
- Applicant: Boyan Boyanov , Anand Murthy , Brian S. Doyle , Robert Chau
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Blakely, Sokoloff, Taylor & Zafman LLP
- Main IPC: H01L21/8236
- IPC: H01L21/8236

Abstract:
Various embodiments of the invention relate to a CMOS device having (1) an NMOS channel of silicon material selectively deposited on a first area of a graded silicon germanium substrate such that the selectively deposited silicon material experiences a tensile strain caused by the lattice spacing of the silicon material being smaller than the lattice spacing of the graded silicon germanium substrate material at the first area, and (2) a PMOS channel of silicon germanium material selectively deposited on a second area of the substrate such that the selectively deposited silicon germanium material experiences a compressive strain caused by the lattice spacing of the selectively deposited silicon germanium material being larger than the lattice spacing of the graded silicon germanium substrate material at the second area.
Public/Granted literature
- US20050136584A1 Strained transistor integration for CMOS Public/Granted day:2005-06-23
Information query
IPC分类: