Invention Grant
US07663961B1 Reduced-power memory with per-sector power/ground control and early address 有权
具有每扇区电源/地面控制和早期地址的降低功耗的存储器

Reduced-power memory with per-sector power/ground control and early address
Abstract:
A reduced-power memory (such as for a cache memory system of a processor or a microprocessor) provides per-sector power/ground control and early address to advantageously reduce power consumption. Selective power control of sectors comprised in the reduced-power memory is responsive to a subset of address bits used to access the memory. The selective power control individually powers-up a selected one of the sectors in response to an access, and then powers-down the selected sector when the access is complete. The power-up is via an increase of differential between power and ground levels from a retention differential to an access differential. Time needed to vary the differential is masked by providing address information used by the selective power control in advance of providing other address information. For example, in a cache, a tag access is overlapped with power-up of a selected sector, thus masking latency of powering up the selected sector.
Information query
Patent Agency Ranking
0/0