Invention Grant
- Patent Title: Method for performing post-synthesis circuit optimization
- Patent Title (中): 执行后合成电路优化的方法
-
Application No.: US11539671Application Date: 2006-10-09
-
Publication No.: US07665047B2Publication Date: 2010-02-16
- Inventor: Michael Orshansky , Murari Mani
- Applicant: Michael Orshansky , Murari Mani
- Agency: Schwabe, Williamson & Wyatt, P.C.
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
Two methods for post-synthesis circuit optimization are disclosed. In both methods, the underlying variability in process parameters is captured through a robust linear program. The robust linear program is then reformulated as a second order conic program that possesses special structural properties to allow for a computationally efficient solution by using interior point optimization methods. The first method treats gate delays as uncertain quantities and obtains the optimal sizes for gates in a circuit under a probabilistically specified circuit timing target. The second method optimizes total circuit power by using a combination of dual threshold voltage assignment and gate sizing. Both circuit power and timing are treated probabilistically.
Public/Granted literature
- US20070083832A1 Method for Performing Post-Synthesis Circuit Optimization Public/Granted day:2007-04-12
Information query