Invention Grant
US07670910B2 Method of forming self-aligned inner gate recess channel transistor
有权
形成自对准内门凹沟道晶体管的方法
- Patent Title: Method of forming self-aligned inner gate recess channel transistor
- Patent Title (中): 形成自对准内门凹沟道晶体管的方法
-
Application No.: US11641845Application Date: 2006-12-20
-
Publication No.: US07670910B2Publication Date: 2010-03-02
- Inventor: Ji-Young Kim , Chang-Hyun Cho , Soo-Ho Shin , Tae-Young Chung
- Applicant: Ji-Young Kim , Chang-Hyun Cho , Soo-Ho Shin , Tae-Young Chung
- Applicant Address: KR Suwon-si, Gyeonggi-do
- Assignee: Samsung Electronics Co., Ltd.
- Current Assignee: Samsung Electronics Co., Ltd.
- Current Assignee Address: KR Suwon-si, Gyeonggi-do
- Agency: Lee & Morse, P.C.
- Priority: KR2003-0050459 20030723
- Main IPC: H01L21/336
- IPC: H01L21/336

Abstract:
A self-aligned inner gate recess channel in a semiconductor substrate includes a recess trench formed in an active region of the substrate, a gate dielectric layer formed on a bottom portion of the recess trench, recess inner sidewall spacers formed on sidewalls of the recess trench, a gate formed in the recess trench so that an upper portion of the gate protrudes above an upper surface of the substrate, wherein a thickness of the recess inner sidewall spacers causes a center portion of the gate to have a smaller width than the protruding upper portion and a lower portion of the gate, a gate mask formed on the gate layer, gate sidewall spacers formed on the protruding upper portion of gate and the gate mask, and a source/drain region formed in the active region of the substrate adjacent the gate sidewall spacers.
Public/Granted literature
- US20070096185A1 Method of forming self-aligned inner gate recess channel transistor Public/Granted day:2007-05-03
Information query
IPC分类: