Invention Grant
- Patent Title: SRAM devices having buried layer patterns
- Patent Title (中): 具有掩埋层图案的SRAM器件
-
Application No.: US11385473Application Date: 2006-03-21
-
Publication No.: US07671389B2Publication Date: 2010-03-02
- Inventor: Jae-Hoon Jang , Soon-Moon Jung , Young-Seop Rah , Han-Byung Park
- Applicant: Jae-Hoon Jang , Soon-Moon Jung , Young-Seop Rah , Han-Byung Park
- Applicant Address: KR
- Assignee: Samsung Electronics Co., Ltd.
- Current Assignee: Samsung Electronics Co., Ltd.
- Current Assignee Address: KR
- Agency: Myers Bigel Sibley & Sajovec
- Priority: KR10-2005-0023801 20050322
- Main IPC: H01L31/112
- IPC: H01L31/112

Abstract:
An SRAM device includes a substrate having at least one cell active region in a cell array region and a plurality of peripheral active regions in a peripheral circuit region, a plurality of stacked cell gate patterns in the cell array region, and a plurality of peripheral gate patterns disposed on the peripheral active regions in the peripheral circuit region. Metal silicide layers are disposed on at least one portion of the peripheral gate patterns and on the semiconductor substrate near the peripheral gate patterns, and buried layer patterns are disposed on the peripheral gate patterns and on at least a portion of the metal silicide layers and the portions of the semiconductor substrate near the peripheral gate patterns. An etch stop layer and a protective interlayer-insulating layer are disposed around the peripheral gate patterns and on the cell array region. Methods of forming an SRAM device are also disclosed.
Public/Granted literature
- US20060216886A1 SRAM devices having buried layer patterns and methods of forming the same Public/Granted day:2006-09-28
Information query
IPC分类: