Invention Grant
- Patent Title: Method for verifying and representing hardware by decomposition and partitioning
- Patent Title (中): 通过分解和分区验证和表示硬件的方法
-
Application No.: US11352852Application Date: 2006-02-13
-
Publication No.: US07673263B2Publication Date: 2010-03-02
- Inventor: Jawahar Jain
- Applicant: Jawahar Jain
- Applicant Address: JP Kawasaki-Shi
- Assignee: Fujitsu Limited
- Current Assignee: Fujitsu Limited
- Current Assignee Address: JP Kawasaki-Shi
- Agency: Christie, Parker & Hale, LLP.
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
A system and method for representing digital circuits and systems in multiple partitions of Boolean space, and for performing digital circuit or system validation using the multiple partitions. Decision diagrams are built for the digital circuit or system and pseudo-variables are introduced at decomposition points to reduce diagram size. Pseudo-variables remaining after decomposition are composed and partitioned to represent the digital circuit or system as multiple partitions of Boolean space. Each partition is built in a scheduled order, and is manipulable separately from other partitions.
Public/Granted literature
- US20060129953A1 Method for verifying and representing hardware by decomposition and partitioning Public/Granted day:2006-06-15
Information query