Invention Grant
- Patent Title: MPGA products based on a prototype FPGA
- Patent Title (中): MPGA产品基于原型FPGA
-
Application No.: US11712380Application Date: 2007-03-01
-
Publication No.: US07673273B2Publication Date: 2010-03-02
- Inventor: Raminda Udaya Madurawe , Peter Ramyalal Suaris , Thomas Henry White
- Applicant: Raminda Udaya Madurawe , Peter Ramyalal Suaris , Thomas Henry White
- Applicant Address: US CA Santa Clara
- Assignee: Tier Logic, Inc.
- Current Assignee: Tier Logic, Inc.
- Current Assignee Address: US CA Santa Clara
- Agency: Tran & Associates
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
A smaller mask programmable gate array (MPGA) device derived from a larger field programmable gate array (FPGA), comprising: a layout of transistors and a plurality of interconnect layers substantially identical to a smaller region of the FPGA; and input/output pads matching a subset of the input/output pads of the FPGA; wherein, a design that is mapped to said smaller region of the FPGA device using said subset of input/output pads by a user programmable means can be identically mapped to the MPGA by a hard-wire circuit. Such a gate array further comprises a mask programmable metal-circuit in lieu of a user programmable configuration circuit of the FPGA; and a logic block to input/output pad connection in lieu of a logic block to a register at the boundary of said smaller region to an input/output pad connection of the FPGA.
Public/Granted literature
- US20070152708A1 MPGA products based on a prototype FPGA Public/Granted day:2007-07-05
Information query