Invention Grant
- Patent Title: Partial cache way locking
- Patent Title (中): 部分缓存方式锁定
-
Application No.: US11470304Application Date: 2006-09-06
-
Publication No.: US07676632B2Publication Date: 2010-03-09
- Inventor: William V. Miller
- Applicant: William V. Miller
- Applicant Address: TW Hsin-Tien, Taipei
- Assignee: VIA Technologies, Inc.
- Current Assignee: VIA Technologies, Inc.
- Current Assignee Address: TW Hsin-Tien, Taipei
- Agency: Thomas, Kayden, Horstemeyer & Risley
- Main IPC: G06F13/00
- IPC: G06F13/00

Abstract:
Systems and methods are disclosed for locking code in cache. A processor comprises a cache and a cache controller. The cache is configured to store a temporary copy of code residing in main memory. Also, the cache is divided into a number of cache ways, where each cache way is further divided into a number of cache way portions. The cache controller is configured to utilize a first signal and a second signal. The first signal designates one of the cache ways as a partial cache way and the second signal defines which ones of the cache way portions of the partial cache way are to be locked.
Public/Granted literature
- US20080022046A1 Partial Cache Way Locking Public/Granted day:2008-01-24
Information query