Invention Grant
- Patent Title: Semiconductor integrated circuit device
- Patent Title (中): 半导体集成电路器件
-
Application No.: US11878666Application Date: 2007-07-26
-
Publication No.: US07678684B2Publication Date: 2010-03-16
- Inventor: Yasushi Koubuchi , Koichi Nagasawa , Masahiro Moniwa , Youhei Yamada , Toshifumi Takeda
- Applicant: Yasushi Koubuchi , Koichi Nagasawa , Masahiro Moniwa , Youhei Yamada , Toshifumi Takeda
- Applicant Address: JP Tokyo
- Assignee: Renesas Technology Corp.
- Current Assignee: Renesas Technology Corp.
- Current Assignee Address: JP Tokyo
- Agency: Antonelli, Terry, Stout & Kraus, LLP.
- Priority: JP9-81013 19970531; JP10-33388 19980216
- Main IPC: H01L21/302
- IPC: H01L21/302

Abstract:
Interconnections are formed over an interlayer insulating film which covers MISFETQ1 formed on the principal surface of a semiconductor substrate, while dummy interconnections are disposed in a region spaced from such interconnections. Dummy interconnections are disposed also in a scribing area. Dummy interconnections are not formed at the peripheries of a bonding pad and a marker. In addition, a gate electrode of a MISFET and a dummy gate interconnection formed of the same layer are disposed. Furthermore, dummy regions are disposed in a shallow trench element-isolation region. After such dummy members are disposed, an insulating film is planarized by the CMP method.
Public/Granted literature
- US20080036091A1 Semiconductor integrated circuit device Public/Granted day:2008-02-14
Information query
IPC分类: