Invention Grant
- Patent Title: Delay budget allocation with path trimming
- Patent Title (中): 延迟预算分配与路径修剪
-
Application No.: US11733091Application Date: 2007-04-09
-
Publication No.: US07681158B2Publication Date: 2010-03-16
- Inventor: Taku Uchino , Alvan Ng
- Applicant: Taku Uchino , Alvan Ng
- Applicant Address: JP Tokyo US NY Armonk
- Assignee: Kabushiki Kaisha Toshiba,International Business Machines Corporation
- Current Assignee: Kabushiki Kaisha Toshiba,International Business Machines Corporation
- Current Assignee Address: JP Tokyo US NY Armonk
- Agency: Law Offices of Mark L. Berrier
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
Systems and methods for determining delay budget allocations for circuit elements. One embodiment comprises a method including defining timing edges and corresponding timing paths in an integrated circuit design, and determining delay budget allocations for each of the edges based on required arrival time and design slack (S,T) pairs associated with the different timing paths. The required arrival time is a maximum time when associated with forward paths, and a minimum time when associated with backward paths. (S,T) pairs associated with some timing paths are discarded (i.e., the corresponding timing paths are trimmed) to reduce the complexity of the delay budget allocation computations. Remaining (S,T) pairs are used to determine scaling factors for significant timing paths through the edges. The smallest of the scaling factors for each edge can be multiplied by an initial delay associated with the edge to produce a delay budget allocation associated with the edge.
Public/Granted literature
- US20080250371A1 Delay Budget Allocation with Path Trimming Public/Granted day:2008-10-09
Information query