Invention Grant
- Patent Title: Thin-film transistor with controllable etching profile
- Patent Title (中): 具有可控制蚀刻轮廓的薄膜晶体管
-
Application No.: US11540959Application Date: 2006-10-02
-
Publication No.: US07683375B2Publication Date: 2010-03-23
- Inventor: Hiroaki Tanaka
- Applicant: Hiroaki Tanaka
- Applicant Address: JP Kawasaki, Kanagawa
- Assignee: NEC LCD Technologies, Ltd.
- Current Assignee: NEC LCD Technologies, Ltd.
- Current Assignee Address: JP Kawasaki, Kanagawa
- Agency: McGinn IP Law Group PLLC
- Priority: JP2005-289890 20051003
- Main IPC: H01L21/84
- IPC: H01L21/84

Abstract:
A thin-film transistor includes a gate layer, a gate insulting layer, a semiconductor layer, a drain layer, a passivation layer (each of which being formed on or over an insulating substrate), and a conductive layer formed on the passivation layer. The conductive layer is connected to the gate layer or the drain layer by way of a contact hole penetrating at least the passivation layer. The passivation layer has a multiple-layer structure comprising at least a first sublayer and a second sublayer stacked, the first sublayer having a lower etch rate than that of the second sublayer. The first sublayer is disposed closer to the substrate than the second sublayer. The second sublayer has a thickness equal to or less than that of the conductive layer. The shape or configuration of the passivation layer and the underlying gate insulating layer can be well controlled in the etching process, and the conductive layer formed on the passivation layer is prevented from being divided.
Public/Granted literature
Information query
IPC分类: