Invention Grant
- Patent Title: Vertical Fin-FET MOS devices
- Patent Title (中): 垂直Fin-FET MOS器件
-
Application No.: US10597288Application Date: 2004-01-22
-
Publication No.: US07683428B2Publication Date: 2010-03-23
- Inventor: Dureseti Chidambarrao , Jochen Beintner , Ramachandra Divakaruni
- Applicant: Dureseti Chidambarrao , Jochen Beintner , Ramachandra Divakaruni
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agent H. Daniel Schmurmann
- International Application: PCT/US2004/001721 WO 20040122
- International Announcement: WO2005/079182 WO 20050901
- Main IPC: H01L27/108
- IPC: H01L27/108

Abstract:
A new class of high-density, vertical Fin-FET devices that exhibit low contact resistance is described. These vertical Fin-FET devices have vertical silicon “fins” (12A) that act as the transistor body. Doped source and drain regions (26A, 28A) are formed at the bottoms and tops, respectively, of the fins (12A). Gates (24A, 24B) are formed along sidewalls of the fins. Current flows vertically through the fins (12A) between the source and drain regions (26A, 28A) when an appropriate bias is applied to the gates (24A, 24B). An integrated process for forming pFET, nFET, multi-fin, single-fin, multi-gate and double-gate vertical Fin-FETs simultaneously is described.
Public/Granted literature
- US20090200604A1 VERTICAL FIN-FET MOS DEVICES Public/Granted day:2009-08-13
Information query
IPC分类: