Invention Grant
- Patent Title: Fast-carry arithmetic circuit using a multi-input look-up table
- Patent Title (中): 使用多输入查找表的快速运算算术电路
-
Application No.: US11257137Application Date: 2005-10-24
-
Publication No.: US07685215B1Publication Date: 2010-03-23
- Inventor: Brian Gaide , Xiaojie He
- Applicant: Brian Gaide , Xiaojie He
- Applicant Address: US OR Hillsboro
- Assignee: Lattice Semiconductor Corporation
- Current Assignee: Lattice Semiconductor Corporation
- Current Assignee Address: US OR Hillsboro
- Agency: Mendelsohn, Drucker, & Associates, P.C.
- Main IPC: G06F7/38
- IPC: G06F7/38 ; G06F7/50

Abstract:
In one embodiment of the invention, programmable circuits, such as FPGAs, may be used to implement different types of functions, such as a multi-bit adder, using look-up table (LUT) circuits as their building blocks. Efficient generation of carry-out signals and fast-carry generation signals using available SRAM cells in the various embodiments of the LUT circuit can reduce and/or eliminate area-inefficient look-ahead carry logic without a significant delay in signal generation.
Information query