Invention Grant
- Patent Title: Method of forming silicided gates using buried metal layers
- Patent Title (中): 使用掩埋金属层形成硅化物栅的方法
-
Application No.: US11617897Application Date: 2006-12-29
-
Publication No.: US07687396B2Publication Date: 2010-03-30
- Inventor: Steven Arthur Vitale , Shaofeng Yu
- Applicant: Steven Arthur Vitale , Shaofeng Yu
- Applicant Address: US TX Dallas
- Assignee: Texas Instruments Incorporated
- Current Assignee: Texas Instruments Incorporated
- Current Assignee Address: US TX Dallas
- Agent John J. Patti; Wade J. Brady, III; Frederick J. Telecky, Jr.
- Main IPC: H01L21/44
- IPC: H01L21/44

Abstract:
A method comprises forming a gate stack comprising a polysilicon layer, a metal layer and a polysilicon layer over a gate dielectric and substrate. The metal layer is buried inside the gate stack to alloy the silicon and metal at the bottom of the gate. The gate stack is then etched to form a gate. A silicidation is then performed to form a silicide at the bottom of the gate. Optionally, a second metal layer may be formed on top of the gate stack. As such, during silicidation, a silicide may be formed at the top of the gate.
Public/Granted literature
- US20080157258A1 METHOD OF FORMING SILICIDED GATES USING BURIED METAL LAYERS Public/Granted day:2008-07-03
Information query
IPC分类: