Invention Grant
US07688129B2 System and method for open-loop synthesis of output clock signals having a selected phase relative to an input clock signal 有权
用于开环合成具有相对于输入时钟信号的选定相位的输出时钟信号的系统和方法

  • Patent Title: System and method for open-loop synthesis of output clock signals having a selected phase relative to an input clock signal
  • Patent Title (中): 用于开环合成具有相对于输入时钟信号的选定相位的输出时钟信号的系统和方法
  • Application No.: US11881335
    Application Date: 2007-07-25
  • Publication No.: US07688129B2
    Publication Date: 2010-03-30
  • Inventor: David A. Zimlich
  • Applicant: David A. Zimlich
  • Applicant Address: US ID Boise
  • Assignee: Micron Technology, Inc.
  • Current Assignee: Micron Technology, Inc.
  • Current Assignee Address: US ID Boise
  • Agency: Dorsey & Whitney LLP
  • Main IPC: H03K3/00
  • IPC: H03K3/00
System and method for open-loop synthesis of output clock signals having a selected phase relative to an input clock signal
Abstract:
Delay circuits are used in a manner similar to a synchronized mirror delay circuit to generate a quadrature clock signal from an input clock signal. The input clock signal is coupled through a series of first delay circuit for one-half the period of the input clock signal. A second series of feedback delay circuits mirror respective first delay circuits. After the input signal has been coupled through the first delay circuits, the mirrored signals from the first delay circuits are coupled through the feedback delay circuits. The delay of the feedback delay circuits is one-half the delay of the first delay circuits to provide a signal that is the quadrature of the clock signal.
Information query
Patent Agency Ranking
0/0