Invention Grant
- Patent Title: Dual bus matrix architecture for micro-controllers
- Patent Title (中): 用于微控制器的双总线矩阵架构
-
Application No.: US11776916Application Date: 2007-07-12
-
Publication No.: US07689758B2Publication Date: 2010-03-30
- Inventor: Renaud Tiennot
- Applicant: Renaud Tiennot
- Applicant Address: US CA San Jose
- Assignee: Atmel Corporation
- Current Assignee: Atmel Corporation
- Current Assignee Address: US CA San Jose
- Agency: Schwegman, Lundberg & Woessner, P.A.
- Main IPC: G06F13/36
- IPC: G06F13/36 ; G06F13/20 ; G06F13/00

Abstract:
A dual bus matrix architecture comprising: a first interconnect matrix connected to a plurality of high performance peripherals and having a plurality of master ports and a plurality of slave ports; a second interconnect matrix connected to a plurality of limited bandwidth peripherals and having a plurality of master ports and a plurality of slave ports; and a shared multiport controller connected to one (or more) of the slave ports of the first interconnect matrix and to one (or more) of the master ports of the second interconnect matrix, wherein the shared multiport controller controls accesses to the high performance peripherals and the limited bandwidth peripherals by directing accesses to the high performance peripherals through the first interconnect matrix and accesses to the limited bandwidth peripherals through the second interconnect matrix.
Public/Granted literature
- US20090019207A1 DUAL BUS MATRIX ARCHITECTURE FOR MICRO-CONTROLLERS Public/Granted day:2009-01-15
Information query