Invention Grant
- Patent Title: Via electromigration improvement by changing the via bottom geometric profile
- Patent Title (中): 通过改变通孔底部几何轮廓来改善电迁移
-
Application No.: US11374848Application Date: 2006-03-13
-
Publication No.: US07691739B2Publication Date: 2010-04-06
- Inventor: Bei Chao Zhang , Chun Hui Low , Hong Lim Lee , Sang Yee Loong , Qiang Guo
- Applicant: Bei Chao Zhang , Chun Hui Low , Hong Lim Lee , Sang Yee Loong , Qiang Guo
- Applicant Address: SG Singapore
- Assignee: Chartered Semiconductor Manufacturing Ltd.
- Current Assignee: Chartered Semiconductor Manufacturing Ltd.
- Current Assignee Address: SG Singapore
- Main IPC: H01L21/4763
- IPC: H01L21/4763

Abstract:
An integration approach to improve electromigration resistance in a semiconductor device is described. A via hole is formed in a stack that includes an upper dielectric layer, a middle TiN ARC, and a lower first metal layer and is filled with a conformal diffusion barrier layer and a second metal layer. A key feature is that the etch process can be selected to vary the shape and location of the via bottom. A round or partially rounded bottom is formed in the first metal layer to reduce mechanical stress near the diffusion barrier layer. On the other hand, a flat bottom which stops on or in the TiN ARC is selected when exposure of the first metal layer to subsequent processing steps is a primary concern. Electromigration resistance is found to be lower than for a via structure with a flat bottom formed in a first metal layer.
Public/Granted literature
- US20060160354A1 Via electromigration improvement by changing the via bottom geometric profile Public/Granted day:2006-07-20
Information query
IPC分类: