Invention Grant
US07692449B2 Dynamic and differential CMOS logic with signal-independent power consumption to withstand differential power analysis 失效
动态和差分CMOS逻辑,具有信号独立功耗,可承受差分功耗分析

Dynamic and differential CMOS logic with signal-independent power consumption to withstand differential power analysis
Abstract:
A dynamic and differential CMOS logic style is disclosed in which a gate uses a fixed amount of energy per evaluation event. The gate switches its output at every event and loads a constant capacitance. The logic style is a Dynamic and Differential Logic (DDL) style. The DDL style logic typically has one charging event per clock cycle and the charging event does not depend on the input signals. The differential feature masks the input value because a precharged output nodes is discharged during the evaluation phase. The dynamic feature breaks the input sequence: the discharged node is charged during the subsequent precharge phase.
Information query
Patent Agency Ranking
0/0