Invention Grant
- Patent Title: Semiconductor integrated circuit device and method of testing same
- Patent Title (中): 半导体集成电路器件及其测试方法
-
Application No.: US11683954Application Date: 2007-03-08
-
Publication No.: US07698613B2Publication Date: 2010-04-13
- Inventor: Kazuya Kudo
- Applicant: Kazuya Kudo
- Applicant Address: JP Kanagawa
- Assignee: NEC Electronics Corporation
- Current Assignee: NEC Electronics Corporation
- Current Assignee Address: JP Kanagawa
- Agency: Sughrue Mion, PLLC
- Priority: JP2006-069371 20060314
- Main IPC: G01R31/28
- IPC: G01R31/28

Abstract:
Disclosed is a circuit in which for conducting the scan path test, test clock terminals are provided in a number smaller than that of user clock domains, and a test clock control circuits on respective test clock lines to control whether the pulses of the test clock are propagated or blocked.
Public/Granted literature
- US20070226565A1 SEMICONDUCTOR INTEGRATED CIRCUIT DEVICE AND METHOD OF TESTING SAME Public/Granted day:2007-09-27
Information query