Invention Grant
- Patent Title: Low phase noise PLL synthesizer
- Patent Title (中): 低相位噪声PLL合成器
-
Application No.: US12205632Application Date: 2008-09-05
-
Publication No.: US07701299B2Publication Date: 2010-04-20
- Inventor: Oleksandr Chenakin
- Applicant: Oleksandr Chenakin
- Applicant Address: US CA San Jose
- Assignee: Phase Matrix, Inc.
- Current Assignee: Phase Matrix, Inc.
- Current Assignee Address: US CA San Jose
- Agency: NUPAT, LLC
- Agent Morrison Ulman
- Main IPC: H03L7/08
- IPC: H03L7/08

Abstract:
A low phase noise PLL synthesizer is described in which an initial tuning mechanism uses a conventional divider loop to lock a VCO to a desired output frequency. Once initial lock is achieved, the divider loop is switched out of the circuit in favor of a low phase noise mixer loop. The local oscillator signal for the mixer is derived from the same low phase noise source as the phase comparison frequency.
Public/Granted literature
- US20090309665A1 Low phase noise PLL synthesizer Public/Granted day:2009-12-17
Information query