Invention Grant
US07702292B2 Jitter reduction circuit and frequency synthesizer 有权
抖动降低电路和频率合成器

  • Patent Title: Jitter reduction circuit and frequency synthesizer
  • Patent Title (中): 抖动降低电路和频率合成器
  • Application No.: US11720313
    Application Date: 2005-11-10
  • Publication No.: US07702292B2
    Publication Date: 2010-04-20
  • Inventor: Pascal Philippe
  • Applicant: Pascal Philippe
  • Applicant Address: CH Geneva
  • Assignee: ST-Ericsson SA
  • Current Assignee: ST-Ericsson SA
  • Current Assignee Address: CH Geneva
  • Agency: Hogan & Hartson LLP
  • Agent Michael C. Martensen; William J. Kubida
  • Priority: EP04300817 20041126
  • International Application: PCT/IB2005/053710 WO 20051110
  • International Announcement: WO2006/056906 WO 20060601
  • Main IPC: H04B1/40
  • IPC: H04B1/40
Jitter reduction circuit and frequency synthesizer
Abstract:
The jitter reduction circuit to reduce phase noise in a pulse train, comprises: —a resettable integrator (70) to integrate the pulse train, —a comparator (72) to compare the integrated pulse train with a reference level and to generate a modified pulse train with reduced phase noise, —a crossing time interval detector (94) configured to determine a discrete time interval during which the integrated pulse train crosses the reference level and to reset the integrator between two discrete time intervals determined consecutively.
Public/Granted literature
Information query
Patent Agency Ranking
0/0