Invention Grant
- Patent Title: Non-volatile memory with erase gate on isolation zones
- Patent Title (中): 带隔离区擦除门的非易失性存储器
-
Application No.: US11629800Application Date: 2005-06-03
-
Publication No.: US07709879B2Publication Date: 2010-05-04
- Inventor: Robertus Theodorus Fransiscus Van Schaijk , Michiel Jos Van Duuren
- Applicant: Robertus Theodorus Fransiscus Van Schaijk , Michiel Jos Van Duuren
- Applicant Address: NL Eindhoven
- Assignee: NXP B.V.
- Current Assignee: NXP B.V.
- Current Assignee Address: NL Eindhoven
- Priority: EP04102703 20040615
- International Application: PCT/IB2005/051819 WO 20050603
- International Announcement: WO2005/124874 WO 20051229
- Main IPC: H01L29/76
- IPC: H01L29/76

Abstract:
The present invention provides a non-volatile memory device and a method for manufacturing such a device. The device comprises a floating gate (16), a control gate (19) and a separate erase gate (10). The erase gate (10) is provided in or on isolation zones (2) provided in the substrate (1). Because of that, the erase gates (10) do not add to the cell size. The capacitance between the erase gate (10) and the floating gate (16) is small compared with the capacitance between the control gate (19) and the floating gate (16), and the charged floating gate (16) is erased by Fowler-Nordheim tunneling through the oxide layer between the erase gate (10) and the floating gate (16).
Public/Granted literature
- US20080203463A1 Non-Volatile Memory with Erase Gate on Isolation Zones Public/Granted day:2008-08-28
Information query
IPC分类: