Invention Grant
- Patent Title: Characterization and verification for integrated circuit designs
- Patent Title (中): 集成电路设计的表征和验证
-
Application No.: US11703399Application Date: 2007-02-06
-
Publication No.: US07712056B2Publication Date: 2010-05-04
- Inventor: David White , Taber H. Smith
- Applicant: David White , Taber H. Smith
- Applicant Address: US CA San Jose
- Assignee: Cadence Design Systems, Inc.
- Current Assignee: Cadence Design Systems, Inc.
- Current Assignee Address: US CA San Jose
- Agency: Vista IP Law Group LLP
- Main IPC: G06F17/50
- IPC: G06F17/50 ; G06F19/00 ; G21K5/00 ; G03F1/00

Abstract:
Variations are characterized in feature dimensions of an integrated circuit that is to be fabricated in accordance with a design by a process that produces topographical variation in the integrated circuit, the variations in feature dimension being caused by the topographical variations. The process includes lithography or etch. Predicted characteristics are verified to conform to the design, the characteristics including feature dimensions or electrical characteristics. A process is selected for use in fabricating the integrated circuit based on the relative predicted variations. Chip-level features of a design of an integrated circuit are verified for manufacture within focus limitations of a lithographic tool. Whether a design of a level of an integrated circuit can be lithographically imaged in accordance with the design is predicted, and if it cannot be, the design or processing parameters are adjusted so that it can be.
Public/Granted literature
- US20070157139A1 Characterization and verification for integrated circuit designs Public/Granted day:2007-07-05
Information query