Invention Grant
- Patent Title: Memory re-implementation for field programmable gate arrays
- Patent Title (中): 现场可编程门阵列的内存重新实现
-
Application No.: US11767385Application Date: 2007-06-22
-
Publication No.: US07716622B2Publication Date: 2010-05-11
- Inventor: Peter Ramyalal Suaris , Lung-Tien Liu , Yuzheng Ding , Nan-Chi Chou
- Applicant: Peter Ramyalal Suaris , Lung-Tien Liu , Yuzheng Ding , Nan-Chi Chou
- Agency: Klarquist Sparkman, LLP
- Main IPC: G06F17/50
- IPC: G06F17/50 ; G06F7/38

Abstract:
Memory modules implemented on an FPGA device are re-implemented to improve the performance of the device, such as to reduce logic delays. One or more logic blocks of the FPGA device that realize the logic function of a memory module or portion of a memory module are desirably selected. Based on the outcome of a timing analysis, the most critical signal pin of the selected logic blocks may be identified. Methods of deriving the memory module re-implementation for various types of the most critical pins are disclosed. Procedures are described for integrating physical timing analysis, memory transformation, placement, and routing, as well as for the selection of logic blocks for re-implementation.
Public/Granted literature
- US20070245289A1 MEMORY RE-IMPLEMENTATION FOR FIELD PROGRAMMABLE GATE ARRAYS Public/Granted day:2007-10-18
Information query