Invention Grant
US07721069B2 Low power, high performance, heterogeneous, scalable processor architecture
有权
低功耗,高性能,异构,可扩展的处理器架构
- Patent Title: Low power, high performance, heterogeneous, scalable processor architecture
- Patent Title (中): 低功耗,高性能,异构,可扩展的处理器架构
-
Application No.: US11180068Application Date: 2005-07-12
-
Publication No.: US07721069B2Publication Date: 2010-05-18
- Inventor: Amit Ramchandran , John Reid Hauser, Jr.
- Applicant: Amit Ramchandran , John Reid Hauser, Jr.
- Applicant Address: US CA San Jose
- Assignee: 3Plus1 Technology, Inc
- Current Assignee: 3Plus1 Technology, Inc
- Current Assignee Address: US CA San Jose
- Agent Carlos R. Villamar
- Main IPC: G06F15/76
- IPC: G06F15/76

Abstract:
One embodiment of the present includes a heterogenous, high-performance, scalable processor having at least one W-type sub-processor capable of processing W bits in parallel, W being an integer value, at least one N-type sub-processor capable of processing N bits in parallel, N being an integer value smaller than W by a factor of two. The processor further includes a shared bus coupling the at least one W-type sub-processor and at least one N-type sub-processor and memory shared coupled to the at least one W-type sub-processor and the at least one N-type sub-processor, wherein the W-type sub-processor rearranges memory to accommodate execution of applications allowing for fast operations.
Public/Granted literature
- US20060015703A1 Programmable processor architecture Public/Granted day:2006-01-19
Information query