Invention Grant
- Patent Title: Manufacture of devices including solder bumps
- Patent Title (中): 制造包括焊料凸点的器件
-
Application No.: US12220182Application Date: 2008-07-22
-
Publication No.: US07727781B2Publication Date: 2010-06-01
- Inventor: Joze Eura Antol , Kishor V. Desai , John William Osenbach , Brian Thomas Vaccaro
- Applicant: Joze Eura Antol , Kishor V. Desai , John William Osenbach , Brian Thomas Vaccaro
- Applicant Address: US PA Allentown
- Assignee: Agere Systems Inc.
- Current Assignee: Agere Systems Inc.
- Current Assignee Address: US PA Allentown
- Agency: Mendelsohn, Drucker & Associates, P.C.
- Agent Steve Mendelsohn
- Main IPC: G01L31/26
- IPC: G01L31/26 ; H01L21/66

Abstract:
Typical testing of solder joints, (e.g. joints at printed circuit board pads) has not proven totally predictive of the ultimate performance of such joints. It has been found that this lack of reliability is, at least in part, due to the tendency during testing for these pads to lose adhesion to, or delaminate from, the underlying substrate. In contrast, such occurrence is not typical of phenomena induced during typical device usage. To remove this source of unreliability, a test structure is made together with the manufacturing device lot. The same pad processing is used and the pad size is substantially enlarged in the test structure. The test structure is employed to predict performance of devices in the lot and then the lot is processed accordingly.
Public/Granted literature
- US20100022034A1 Manufacture of devices including solder bumps Public/Granted day:2010-01-28
Information query