Invention Grant
- Patent Title: Method for fabricating a semiconductor structure
- Patent Title (中): 半导体结构的制造方法
-
Application No.: US12367764Application Date: 2009-02-09
-
Publication No.: US07732288B2Publication Date: 2010-06-08
- Inventor: Huilong Zhu , Lawrence A. Clevenger , Omer H. Dokumaci , Oleg Gluschenkov , Kaushik A. Kumar , Carl J. Radens , Dureseti Chidambarrao
- Applicant: Huilong Zhu , Lawrence A. Clevenger , Omer H. Dokumaci , Oleg Gluschenkov , Kaushik A. Kumar , Carl J. Radens , Dureseti Chidambarrao
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: Schmeiser, Olsen & Watts
- Agent Steven Capella
- Main IPC: H01L29/76
- IPC: H01L29/76 ; H01L31/062

Abstract:
A method for fabricating a semiconductor structure. The novel transistor structure comprises first and second source/drain (S/D) regions whose top surfaces are lower than a top surface of the channel region of the transistor structure. A semiconductor layer and a gate stack on the semiconductor layer are provided. The semiconductor layer includes (i) a channel region directly beneath the gate stack, and (ii) first and second semiconductor regions essentially not covered by the gate stack, and wherein the channel region is disposed between the first and second semiconductor regions. The first and second semiconductor regions are removed. Regions directly beneath the removed first and second semiconductor regions are removed so as to form first and second source/drain regions, respectively, such that top surfaces of the first and second source/drain regions are below a top surface of the channel region.
Public/Granted literature
- US20090142894A1 METHOD FOR FABRICATING A SEMICONDUCTOR STRUCTURE Public/Granted day:2009-06-04
Information query
IPC分类: