Invention Grant
- Patent Title: Cache coherent switch device
- Patent Title (中): 缓存相干开关装置
-
Application No.: US11888157Application Date: 2007-07-31
-
Publication No.: US07734857B2Publication Date: 2010-06-08
- Inventor: Ramakrishna Saripalli
- Applicant: Ramakrishna Saripalli
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Trop, Pruner & Hu, P.C.
- Main IPC: G06F13/36
- IPC: G06F13/36

Abstract:
In one embodiment, the present invention includes a switch device to be coupled between a first semiconductor component and a processor node by interconnects of a communication protocol that provides for cache coherent transactions and non-cache coherent transactions. The switch device includes logic to handle cache coherent transactions from the first semiconductor component to the processor node, while the first semiconductor component does not include such logic. Other embodiments are described and claimed.
Public/Granted literature
- US20090037624A1 Cache coherent switch device Public/Granted day:2009-02-05
Information query