Invention Grant
US07734973B2 Testing apparatus and testing method for an integrated circuit, and integrated circuit
失效
一种集成电路的测试仪器和测试方法,以及集成电路
- Patent Title: Testing apparatus and testing method for an integrated circuit, and integrated circuit
- Patent Title (中): 一种集成电路的测试仪器和测试方法,以及集成电路
-
Application No.: US11647363Application Date: 2006-12-29
-
Publication No.: US07734973B2Publication Date: 2010-06-08
- Inventor: Takahisa Hiraide , Hitoshi Yamanaka
- Applicant: Takahisa Hiraide , Hitoshi Yamanaka
- Applicant Address: JP Yokohama
- Assignee: Fujitsu Microelectronics Limited
- Current Assignee: Fujitsu Microelectronics Limited
- Current Assignee Address: JP Yokohama
- Agency: Staas & Halsey LLP
- Priority: JP2000-372231 20001207; JP2001-205179 20010705
- Main IPC: G01R31/28
- IPC: G01R31/28

Abstract:
An apparatus enables a high quality test to be carried out within a short time, without forcing a severe design limitation on the designer and without an expensive tester. The apparatus includes a pattern generator built in an integrated circuit to generate pseudo random patterns as test patterns. A plurality of shift registers are configured with sequential circuit elements inside said integrated circuit. An automatic test pattern generating unit generates ATPG patterns. A pattern modifier modifies a portion, to which a predetermined value is required to be set in order to detect a fault, in said pseudo random patterns generated by said pattern generator, on a basis of said ATPG patterns, and inputs said modified pseudo random patterns to said shift registers.
Public/Granted literature
- US20070168816A1 Testing apparatus and testing method for an integrated circuit, and integrated circuit Public/Granted day:2007-07-19
Information query