Invention Grant
- Patent Title: Optimizing integrated circuit design through use of sequential timing information
- Patent Title (中): 通过使用顺序定时信息优化集成电路设计
-
Application No.: US11743301Application Date: 2007-05-02
-
Publication No.: US07743354B2Publication Date: 2010-06-22
- Inventor: Christoph Albrecht , Philip Chong , Andreas Kuehlmann , Ellen Sentovich , Roberto Passerone
- Applicant: Christoph Albrecht , Philip Chong , Andreas Kuehlmann , Ellen Sentovich , Roberto Passerone
- Applicant Address: US CA San Jose
- Assignee: Cadence Design Systems, Inc.
- Current Assignee: Cadence Design Systems, Inc.
- Current Assignee Address: US CA San Jose
- Agency: Duane Morris LLP
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
A method is provided that includes: determining a minimum clock cycle that can be used to propagate a signal about the critical cycle in a circuit design; wherein the critical cycle is a cycle in the design that has a highest proportionality of delay to number of registers; determining for a circuit element in the circuit design, sequential slack associated with the circuit element; wherein the sequential slack represents a minimum delay from among respective maximum delays that can be added to respective structural cycles of which the circuit element is a constituent, based upon the determined limit upon clock cycle duration; using the sequential slack to ascertain sequential optimization based design flexibility throughout multiple stages of a design flow.
Public/Granted literature
- US20080276208A1 OPTIMIZING INTEGRATED CIRCUIT DESIGN THROUGH USE OF SEQUENTIAL TIMING INFORMATION Public/Granted day:2008-11-06
Information query