Invention Grant
US07743355B2 Method of achieving timing closure in digital integrated circuits by optimizing individual macros
失效
通过优化单个宏来实现数字集成电路中的时序闭合的方法
- Patent Title: Method of achieving timing closure in digital integrated circuits by optimizing individual macros
- Patent Title (中): 通过优化单个宏来实现数字集成电路中的时序闭合的方法
-
Application No.: US11942034Application Date: 2007-11-19
-
Publication No.: US07743355B2Publication Date: 2010-06-22
- Inventor: Jun Zhou , David J. Hathaway , Chandramouli Visweswariah , Patrick M. Williams
- Applicant: Jun Zhou , David J. Hathaway , Chandramouli Visweswariah , Patrick M. Williams
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: Cantor Colburn LLP
- Agent William A. Kinnaman, Jr.
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
Disclosed is a method for enhanced efficiency and effectiveness in achieving closure of large, complex, high-performance digital integrated circuits. Circuit macros are re-optimized and re-tuned in the timing closure loop by means of a reformulated objective function that allows the optimizer to improve the slack of all signals rather than just the most critical one(s). The incentive to improve the timing of a sub-critical signal is a diminishing function of the criticality of the signal. Thus all signals are improved during the optimization, with the highest incentive to improve on the most critical signals, leading to faster and more effective overall timing closure.
Public/Granted literature
- US20080072184A1 Method of Achieving Timing Closure in Digital Integrated Circuits by Optimizing Individual Macros Public/Granted day:2008-03-20
Information query