Invention Grant
US07752592B2 Scheduler design to optimize system performance using configurable acceleration engines
有权
调度器设计,使用可配置的加速引擎优化系统性能
- Patent Title: Scheduler design to optimize system performance using configurable acceleration engines
- Patent Title (中): 调度器设计,使用可配置的加速引擎优化系统性能
-
Application No.: US11869823Application Date: 2007-10-10
-
Publication No.: US07752592B2Publication Date: 2010-07-06
- Inventor: Adrian S. Butter
- Applicant: Adrian S. Butter
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: Cantor Colburn, LLP
- Main IPC: G06F17/50
- IPC: G06F17/50 ; G06F9/00 ; G06F15/177 ; H03K19/177

Abstract:
A reusable hardware control structure is provided for a hardware acceleration engine that can be configured for implementation within an electronic integrated circuit design according to any one of a plurality of configuration alternatives. The reusable hardware control structure comprises a digital logic circuit design developed to receive configuration data from the hardware acceleration engine describing a selected configuration alternative. The selected configuration alternative is any one of the plurality of configuration alternatives. The digital logic circuit design is developed to process the configuration data to provide an evaluation of an input-to-output latency and an input blocking pattern of the hardware acceleration engine configured according to the selected configuration alternative. The evaluation is capable of being leveraged by control logic within the electronic integrated circuit design to increase utilization of the hardware acceleration engine.
Public/Granted literature
- US20090096481A1 SCHEDULER DESIGN TO OPTIMIZE SYSTEM PERFORMANCE USING CONFIGURABLE ACCELERATION ENGINES Public/Granted day:2009-04-16
Information query