Invention Grant
US07774731B2 Characterizing sequential cells using interdependent setup and hold times, and utilizing the sequential cell characterizations in static timing analysis
有权
使用相互依赖的建立和保持时间来表征顺序单元,以及在静态时序分析中利用顺序单元格表征
- Patent Title: Characterizing sequential cells using interdependent setup and hold times, and utilizing the sequential cell characterizations in static timing analysis
- Patent Title (中): 使用相互依赖的建立和保持时间来表征顺序单元,以及在静态时序分析中利用顺序单元格表征
-
Application No.: US12175356Application Date: 2008-07-17
-
Publication No.: US07774731B2Publication Date: 2010-08-10
- Inventor: Ali Dasdan , Emre Salman , Feroze P. Taraporevala , Kayhan Kucukcakar
- Applicant: Ali Dasdan , Emre Salman , Feroze P. Taraporevala , Kayhan Kucukcakar
- Applicant Address: US CA Mountain View
- Assignee: Synopsys, Inc.
- Current Assignee: Synopsys, Inc.
- Current Assignee Address: US CA Mountain View
- Agency: Bever, Hoffman & Harms, LLP
- Agent Patrick T. Bever
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
A sequential cell is characterized using interdependent setup/hold time pairs to produce associated clock-to-Q delay values, and then identifying setup/hold time pairs that produce a selected clock-to-Q delay value (e.g., 10% of failure). The identified setup/hold time pairs (or a piecewise linear (PWL) approximation thereof) are then stored in a cell library for use in static timing analysis (STA). During STA, the setup and hold skews calculated for each synchronous circuit are compared with a selected setup/hold time pair stored in the cell library (e.g., a pair having a relatively low hold value). If at least one of the setup and hold skews violates the selected setup/hold time pair, then the remaining identified setup/hold time pairs (or the PWL approximation) are utilized to determine if the synchronous circuit is violates established constraints, and if not, to identify the setup and hold times required to remove the violation.
Public/Granted literature
Information query